

## High Power 40GHz Limiter

## HLM-40

# **1. Device Overview**

#### **1.1 General Description**

The HLM-40 is a high-power GaAs Schottky diode signal limiter featuring high IP3 and high power handling. It offers low insertion loss and low return loss from DC through Ka band and has a typical 1dB compression point of 15dBm. Its high power handling makes it ideal for protecting sensitive components and for applications requiring high linearity. It is available as a wire bondable die and as a connectorized module.





Module

#### 1.2 Features

- DC to 40 GHz limiter
- 20W Peak Power (pulsed), 4W CW
- 18dBm Flat Leakage @ 1W CW
- Typical P1dB of 15dBm
- Small signal S2P data: <u>HLM-40U.zip</u>, <u>HLM-40CH.zip</u>

### **1.3 Functional Block Diagram**



#### 1.4 Part Ordering Options<sup>1</sup>

| Part<br>Number | Description             | Package | Green Status | Product<br>Lifecycle | Export<br>Classification |
|----------------|-------------------------|---------|--------------|----------------------|--------------------------|
| HLM-40CH       | Wire bondable die       | СН      | D-110        | Active               | EAR99                    |
| HLM-40U        | Connectorized<br>module | U       | RoHS         | Active               | EAR99                    |

<sup>&</sup>lt;sup>1</sup> Refer to our <u>website</u> for a list of definitions for terminology presented in this table.



# Table of Contents

| 1. | . Device Overview                   | 1 |
|----|-------------------------------------|---|
|    | 1.1 General Description             | 1 |
|    | 1.2 Features                        | 1 |
|    | 1.3 Functional Block Diagram        | 1 |
|    | 1.4 Part Ordering Options           | 1 |
| 2  | . Port Configurations and Functions | З |
|    | 2.1 Port Diagram                    | З |
|    | 2.2 Port Functions                  | З |
| З. | . Specifications                    | 4 |
|    | 3.1 Absolute Maximum Ratings        | 4 |
|    | 3.2 Package Information             | 4 |

|    | 3.3 Linear Regime Electrical Specifications              |
|----|----------------------------------------------------------|
|    |                                                          |
|    | 3.4 Typical Performance Plots5                           |
|    | $3.5 \ \text{Input}$ Power at Observed Failure $\ldots7$ |
| 4. | Die Mounting Recommendations 8                           |
|    | 4.1 Mounting and Bonding                                 |
|    | Recommendations 8                                        |
|    | 4.2 Handling Precautions8                                |
|    | 4.3 Bonding Diagram9                                     |
| 5. | Mechanical Data9                                         |
|    | 5.1 CH Package Outline Drawing9                          |
|    | 5.2 U Package Outline Drawing 10                         |
|    |                                                          |

#### **Revision History**

| Revision Code Revision Date |                | Comment                  |
|-----------------------------|----------------|--------------------------|
| -                           | September 2019 | Initial Release          |
| А                           | October 2019   | Corrected References     |
| В                           | December 2019  | Updated sect. 3.4 Graphs |



# 2. Port Configurations and Functions

#### 2.1 Port Diagram

A top-down view of the HLM-40's CH package outline drawing is shown below. The HLM-40 has the input and output ports given in Port Functions.



#### 2.2 Port Functions

| Port | Function | Description                                                                                                                                                       | Equivalent Circuit<br>for Package |
|------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| IN   | Input    | The input port is diode connected for the<br>CH and U package.                                                                                                    |                                   |
| OUT  | Output   | The output port is diode connected for the CH and U package.                                                                                                      | OUT                               |
| GND  | Ground   | CH package ground path is provided<br>through the substrate and ground bond<br>pads. U package ground provided through<br>metal housing and outer coax conductor. | GND∽                              |



# 3. Specifications

#### 3.1 Absolute Maximum Ratings

The Absolute Maximum Ratings indicate limits beyond which damage may occur to the device. If these limits are exceeded, the device may be inoperable or have a reduced lifetime.

| Parameter                                           | Maximum Rating | Units |
|-----------------------------------------------------|----------------|-------|
| Average Power Handling at input port <sup>2,3</sup> | 4              | W     |
| Peak Power Handling at input port <sup>3</sup>      | 20             | W     |
| Operating Temperature                               | -55 to +100    | °C    |
| Storage Temperature                                 | -65 to +125    | ٥C    |

### 3.2 Package Information

| Parameter | Details                                              | Rating |
|-----------|------------------------------------------------------|--------|
| ESD       | Human Body Model (HBM), per MIL-STD-750, Method 1020 | 1A     |
| Weight    | U Package                                            | 10 g   |

### 3.3 Linear Regime Electrical Specifications

The electrical specifications apply at  $T_A=+25^{\circ}$ C in a 50 $\Omega$  system. Typical data shown is for the connectorized U-package limiter unless otherwise specified. Linear Specifications valid for input power up to the 0.1dB compression point. See page 5 for P0.1dB graph.

Min and Max limits are guaranteed at  $T_{\text{A}}\text{=+}25^{\circ}\text{C}.$ 

| Parameter                               | Test Conditions | Min | Typical      | Max | Units |
|-----------------------------------------|-----------------|-----|--------------|-----|-------|
| Insertion Loss, bare die                |                 |     | 0.5          | 1.5 | dB    |
| Insertion Loss, U package               |                 |     | 1            | 3   | uD    |
| Return Loss, bare die                   |                 |     | 26           |     | dB    |
| Return Loss, U package                  |                 |     | 14           |     | uD    |
| Flat Leakage at 1W                      | DC – 40GHz      |     | 18           |     | dBm   |
| Input IP3 (IIP3)                        |                 |     | See<br>graph |     | dBm   |
| Input 1dB Gain Compression Point (P1dB) |                 |     | 15           |     | dBm   |
| Recovery Time <sup>4</sup>              |                 |     | 10           |     | ps    |

<sup>&</sup>lt;sup>2</sup> Average power handling derated linearly to +35dBm at 85°C. Power handling spec based on observed power handling at 800MHz. Actual power handling is frequency specific.

<sup>&</sup>lt;sup>3</sup> See section 3.5 for basis of power handling specs.

<sup>&</sup>lt;sup>4</sup> Calculated based on equivalent capacitance and resistance.



## 3.4 Typical Performance Plots











#### 3.5 Input Power at Observed Failure

Power handling specification is based on tests performed at different combinations of temperature and frequency. Input power was increased until catastrophic failure was observed. Results are shown in the following table. The power handling specification listed in section 3.1 is based on the worst observed power handling derated by 3dB.

| Englight  | Maximum Average | Unit    |      |
|-----------|-----------------|---------|------|
| Frequency | at 25°C         | at 85°C | Unit |
| 0.8 GHz   | 39              | 38      |      |
| 2.5 GHz   | 42              | 41      | dBm  |
| 6 GHz     | 40              | 39      |      |

| Frequency | Maximum Peak Power Handling <sup>5</sup> | Unit |
|-----------|------------------------------------------|------|
| 2 GHz     | 35                                       | W    |

<sup>&</sup>lt;sup>5</sup> Tested using a 1µs pulse, 1% duty cycle at 25°C



# 4. Die Mounting Recommendations

#### 4.1 Mounting and Bonding Recommendations

Marki MMICs should be attached directly to a ground plane with conductive epoxy. The ground plane electrical impedance should be as low as practically possible. This will prevent resonances and permit the best possible electrical performance. Datasheet performance is only guaranteed in an environment with a low electrical impedance ground.

**Mounting** - To epoxy the chip, apply a minimum amount of conductive epoxy to the mounting surface so that a thin epoxy fillet is observed around the perimeter of the chip. Cure epoxy according to manufacturer instructions.

**Wire Bonding** - Ball or wedge bond with 0.025 mm (1 mil) diameter pure gold wire. Thermosonic wirebonding with a nominal stage temperature of 150 °C and a ball bonding force of 40 to 50 grams or wedge bonding force of 18 to 22 grams is recommended. Use the minimum level of ultrasonic energy to achieve reliable wirebonds. Wirebonds should be started on the chip and terminated on the package or substrate. All bonds should be as short as possible <0.31 mm (12 mils).

**Circuit Considerations** – 50  $\Omega$  transmission lines should be used for all high frequency connections in and out of the chip. Wirebonds should be kept as short as possible, with multiple wirebonds recommended for higher frequency connections to reduce parasitic inductance. In circumstances where the chip more than .001" thinner than the substrate, a heat spreading spacer tab is optional to further reduce bondwire length and parasitic inductance.

#### 4.2 Handling Precautions

#### **General Handling**

Chips should be handled with care using tweezers or a vacuum collet. Users should take precautions to protect chips from direct human contact that can deposit contaminants, like perspiration and skin oils on any of the chip's surfaces.

#### Static Sensitivity

GaAs MMIC devices are sensitive to ESD and should be handled, assembled, tested, and transported only in static protected environments.

**Cleaning and Storage**: Do not attempt to clean the chip with a liquid cleaning system or expose the bare chips to liquid. Once the ESD sensitive bags the chips are stored in are opened, chips should be stored in a dry nitrogen atmosphere.



## 4.3 Bonding Diagram



Multiple Wirebonds for Reduced Inductance

# 5. Mechanical Data

#### 5.1 CH Package Outline Drawing .054 [1.38] .005 [.13] min clearance ≱ 028 .046 [1.17] 50 IN 0 .008 [.20] x .004 [.10] Bonding Pad, 4 PL .004 [.09] .**004** [.10]

- 1. CH Substrate material is 0.004 in thick GaAs.
- 2. I/O trace finish is 4.2 microns Au. Ground plane finish is 5 microns Au.
- 3. Tolerance for X, Y dimensions is  $\pm 0.002$  in. Tolerance of metallization is  $\pm 0.0001$  in.

www.markimicrowave.com



#### 5.2 U Package Outline Drawing



Unless otherwise specified, dimensions are in inches. Tolerances are:

.XX ± .02

.XXX ±.005

Marki Microwave reserves the right to make changes to the product(s) or information contained herein without notice. Marki Microwave makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Marki Microwave assume any liability whatsoever arising out of the use or application of any product.

